Beomseok Nam, Henrique Andrade, et al.
ACM/IEEE SC 2006
A method for multilevel validation and testing of architectural timing models (timers) coded to predict cycles-per-instruction performance of CMOS RISC processors, is described. Establishment of cause and effect relationships in terms of modal defects and associated fault signatures, verification of steady-state behavior pipeline flow against analytically predicted signatures using a derived application-based test loop kernels and verification of the 'core' parameters of pipeline-level machine organization using derived synthetic test cases, are emphasized.
Beomseok Nam, Henrique Andrade, et al.
ACM/IEEE SC 2006
Erich P. Stuntebeck, John S. Davis II, et al.
HotMobile 2008
Yvonne Anne Pignolet, Stefan Schmid, et al.
Discrete Mathematics and Theoretical Computer Science
Raymond F. Boyce, Donald D. Chamberlin, et al.
CACM