Chung-Hsun Lin, Wilfried Haensch, et al.
VLSI Technology 2011
This paper describes the importance of bipolar current gain and diode ideality factor to predictions of single-event circuit responses. It then reports on measurements of parasitic bipolar transistors in 45 nm Silicon-on-Insulator (SOI) technology, and adjustments to the simulation model to match the measurements. © 2010 IEEE.
Chung-Hsun Lin, Wilfried Haensch, et al.
VLSI Technology 2011
G. Tsutsui, Ruqiang Bao, et al.
IEDM 2016
Nick Lanzillo, Jim Mazza, et al.
IEDM 2025
Sarah Q. Xu, Kai Xiu, et al.
SISPAD 2012