Shaoning Yao, Wei-Tsu Tseng, et al.
ADMETA 2011
We review the use of dislocation modeling as a practical tool in the development of semiconducting devices. Areas of application include calculation of single dislocation behavior in transistors and memory cells, large-scale simulations of relaxation in SiGe/Si and SiGe/SOI layer systems, and investigation of dislocation nucleation at stress concentrators. Current capabilities and case studies for each are reviewed, and areas where further progress is needed are identified. © 2005 Elsevier B.V. All rights reserved.
Shaoning Yao, Wei-Tsu Tseng, et al.
ADMETA 2011
F.J. Himpsel, T.A. Jung, et al.
Surface Review and Letters
S. Cohen, T.O. Sedgwick, et al.
MRS Proceedings 1983
Michael Ray, Yves C. Martin
Proceedings of SPIE - The International Society for Optical Engineering