U. Wieser, U. Kunze, et al.
Physica E: Low-Dimensional Systems and Nanostructures
This paper discusses the electrostatic discharge (ESD) robustness in silicon-on-insulator (SOI) high-pin-count high-performance semiconductor chips. The ESD results demonstrate that sufficient ESD protection levels are achievable in SOI microprocessors using lateral ESD SOI polysilicon-bound gated diodes without the need for additional masking steps, process implants or ESD design area. © 2000 Elsevier Science B.V.
U. Wieser, U. Kunze, et al.
Physica E: Low-Dimensional Systems and Nanostructures
Michiel Sprik
Journal of Physics Condensed Matter
Sung Ho Kim, Oun-Ho Park, et al.
Small
R. Ghez, J.S. Lew
Journal of Crystal Growth