Some experimental results on placement techniques
Maurice Hanan, Peter K. Wolff, et al.
DAC 1976
As CMOS technology scales to deep-submicron dimensions, designers face new challenges in determining the proper balance between aggressive high-performance transistors and lower-performance transistors to optimize system power and performance for a given application. Determining this balance is crucial for battery-powered handheld devices in which transistor leakage and active power limit the available system performance. This paper explores these questions and describes circuit techniques for low-power communication systems which exploit the capabilities of advanced CMOS technology.
Maurice Hanan, Peter K. Wolff, et al.
DAC 1976
Renu Tewari, Richard P. King, et al.
IS&T/SPIE Electronic Imaging 1996
Xinyi Su, Guangyu He, et al.
Dianli Xitong Zidonghua/Automation of Electric Power Systems
Khalid Abdulla, Andrew Wirth, et al.
ICIAfS 2014