Aditya Bansal, Rama N. Singh, et al.
ICCD 2008
We propose an asymmetric-MOSFET-based sixtransistor (6T) SRAM cell to alleviate the conflicting requirements of read and write operations. The source-to-drain and drain-to-source characteristics of access transistors are optimized to improve writability without sacrificing read stability. The proposed technique improves the writability by 9%-11%, with iso read stability being compared with a conventional 6T SRAM cell based on symmetric-MOSFET access transistors in 45-nm technology. © 2009 IEEE.
Aditya Bansal, Rama N. Singh, et al.
ICCD 2008
Barry P. Linder, Jae-Joon Kim, et al.
IIRW 2011
Jae-Joon Kim, Kaushik Roy
IEEE Transactions on Electron Devices
M. Yamaoka, Hiroshi Miki, et al.
IEDM 2011