Chris Hyung-Il Kim, Jae-Joon Kim, et al.
IEEE Transactions on VLSI Systems
Increasing variations in device parameters significantly degrades the write-ability of SRAM cells in deep sub-100 nm CMOS technology. In this paper, a transient negative bit-line voltage technique is presented to improve write-ability of SRAM cell. Capacitive coupling is used to generate a transient negative voltage at the low-going bit-line during Write operation without using any on-chip or off-chip negative voltage source. Statistical simulations in a 45nm PD/SOI technology show a 103 X} reduction in the Write-failure probability with the proposed method. © 2006 IEEE.
Chris Hyung-Il Kim, Jae-Joon Kim, et al.
IEEE Transactions on VLSI Systems
Amlan Ghosh, Rahul M. Rao, et al.
ISLPED 2009
Saibal Mukhopadhyay, Keunwoo Kim, et al.
ISLPED 2007
Rahul Rao, Keith A. Jenkins, et al.
ISSCC 2008