Making reliable memories in an unreliable world (invited)
Rajiv Joshi, Rouwaida Kanj, et al.
IRPS 2013
Impact of strained silicon effects in double-gated FinFET structures on static random access memory (SRAM) cell functionality is presented. Three FinFET silicon-on-insulator (SOI) SRAM cell embodiments representing unstrained, strained, and NFET-only-strained devices are compared against a planar PDSOI SRAM cell design. The metrics encompass both static and dynamic behavior of the cell and are analyzed through 2-D process hardware-calibrated device models (Lg = 25 nm). The key findings of this letter are: 1) PFET devices with tensile strain are found to degrade the FinFET cell Read Noise Margin and cell ability to write a strong "1"; 2) by restricting the tensile strain to the NFET devices FinFET SRAM cell Read stability and access times improve by 10%-20% relative to their unstrained FinFET and NFET-only strained PDSOI counterparts. © 1980-2012 IEEE.
Rajiv Joshi, Rouwaida Kanj, et al.
IRPS 2013
Rouwaida Kanj, Rajiv Joshi, et al.
ISQED 2008
Lama Shaer, Rouwaida Kanj, et al.
ISQED 2017
Azeez J. Bhavnagarwala, Stephen V. Kosonocky, et al.
VLSI Circuits 2004