Alexander Rylyakov, Clint Schow, et al.
ISSCC 2011
A 6b 10 tap-full rate distributed arithmetic digital finite impulse response filter (DFIR) is reported using dynamic logic datapath with independent precharge and compute signals per domino stage. The basic architecture of the filter is full rate, distributed arithmetic with signed-digit offset binary (SDOB) number representation. Two 8b 16-entry loadable tables contain the precomputed partial sums used by the distributed arithmetic algorithms.
Alexander Rylyakov, Clint Schow, et al.
ISSCC 2011
Bodhisatwa Sadhu, Mark A. Ferriss, et al.
RFIC 2012
Woogeun Rhee, Herschel Ainspan, et al.
CICC 2003
Mark Ferriss, Jean-Olivier Plouchart, et al.
VLSI Circuits 2012