J.H. Stathis, R. Bolam, et al.
INFOS 2005
The scaling of silicon CMOS (Complementary Metal-Oxide-Semiconductor) devices to 100 nm channel lengths offers significant potential for high speed circuit performance gains at low levels of power consumption. Continued miniaturization beyond 100 nm dimensions faces various daunting challenges. Overcoming these challenges will require technological innovation in device design as well as fabrication techniques. If these challenges can be met successfully, there is room to scale silicon technology well into the nanometer regime.
J.H. Stathis, R. Bolam, et al.
INFOS 2005
Michael Ray, Yves C. Martin
Proceedings of SPIE - The International Society for Optical Engineering
Ranulfo Allen, John Baglin, et al.
J. Photopolym. Sci. Tech.
S. Cohen, T.O. Sedgwick, et al.
MRS Proceedings 1983