Conference paper
Trigate 6T SRAM scaling to 0.06 μm2
M. Guillorn, J. Chang, et al.
IEDM 2009
A planar, triple-self-aligned, double-gate GET process is implemented where a unique sidewall source/drain structure permits self-aligned patterning of the back-gate layer after the source/drain (S/D) structure is in place. This allows coupling the silicon thickness control inherent in a planar, unpatterned layer with VLSI self-alignment techniques and also gives independently controlled front and back gates. Moreover, double-gate FET (DGFET) operation is demonstrated with good transport at both interfaces.
M. Guillorn, J. Chang, et al.
IEDM 2009
E.C. Jones, S. Tiwari, et al.
IEEE International SOI Conference 1998
B. Doris, Y. Zhang, et al.
VLSI Technology 2004
P. Solomon, D.J. Frank
LPE 1995