Xiaoxiong Gu, Joel A. Silberman, et al.
IEEE Transactions on CPMT
A power-scalable 2 Byte I/O operating at 12 Gb/s per lane is reported. The source-synchronous I/O includes controllable TX driver amplitude, flexible RX equalization, and multiple deskew modes. This allows power reduction when operating over low-loss, low-skew interconnects, while at the same time supporting higher-loss channels without loss of bandwidth. Transceiver circuit innovations are described including a low-skew transmission-line clock distribution, a 4 serializer with quadrature quarter-rate clocks, and a phase rotator based on current-integrating phase interpolators. Measurements of a test chip fabricated in 32 nm SOI CMOS technology demonstrate 1.4 pJ/b efficiency over 0.75" Megtron-6 PCB traces, and 1.9 pJ/b efficiency over 20" Megtron-6 PCB traces.
Xiaoxiong Gu, Joel A. Silberman, et al.
IEEE Transactions on CPMT
Jonathan E. Proesel, Zeynep Toprak-Deniz, et al.
VLSI Circuits 2017
Fei Liu, Xiaoxiong Gu, et al.
ECTC 2010
Kyu-Hyoun Kim, Paul W. Coteus, et al.
ISSCC 2008