Surendra B. Anantharaman, Joachim Kohlbrecher, et al.
MRS Fall Meeting 2020
The fabrication of integrated complementary metal-oxide-semiconductor devices and circuits that scale into the sub-100nm regime is presented. While the devices are essentially conventional in design, significant innovations have been required to build them. These innovations combine new materials, lithography, etching, and processing technologies. Moreover, theoretical models of novel devices, such as the double gate transistor, suggest that metal-oxide-semiconductor field-effect transistors may be scaled down to gate lengths of 30nm.
Surendra B. Anantharaman, Joachim Kohlbrecher, et al.
MRS Fall Meeting 2020
William Hinsberg, Joy Cheng, et al.
SPIE Advanced Lithography 2010
T. Schneider, E. Stoll
Physical Review B
Julien Autebert, Aditya Kashyap, et al.
Langmuir